Low-Cost On-Chip Clock Jitter Measurement Scheme

Omana, Martin, Rossi, Daniele, Giaffreda, Daniele, Metra, Cecilia, Mak, TM, Raman, Asifur and Tam, Simon (2015) Low-Cost On-Chip Clock Jitter Measurement Scheme. 435 - 443. ISSN 1063-8210
Copy

In this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high performance microprocessors. It enables in situ jitter measurement during the test or debug phase. It provides very high measurement resolution and accuracy, despite the possible presence of power supply noise (representing a major source of clock jitter), at low area and power costs. The achieved resolution is scalable with technology node and can in principle be increased as much as desired, at low additional costs in terms of area overhead and power consumption. We show that, for the case of high performance microprocessors employing ring oscillators (ROs) to measure process parameter variations (PPVs), our jitter measurement scheme can be implemented by reusing part of such ROs, thus allowing to measure clock jitter with a very limited cost increase compared with PPV measurement only, and with no impact on parameter variation measurement resolution.

picture_as_pdf

picture_as_pdf
Accepted_Manuscript.pdf
Available under Creative Commons: 4.0

View Download

Atom BibTeX OpenURL ContextObject in Span OpenURL ContextObject Dublin Core MPEG-21 DIDL EndNote HTML Citation METS MODS RIOXX2 XML Reference Manager Refer ASCII Citation
Export

Downloads