A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip
Karavadara, Nilesh, Folie, Simon, Zolda, Michael, Nguyen, Vu Thien Nga and Kirner, Raimund
(2014)
A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip.
In:
Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14) :.
UNSPECIFIED, DEU.
Software developers are discovering that practices which have successfully served single-core platforms for decades do no longer work for multi-cores. Stream processing is a parallel execution model that is well-suited for architectures with multiple computational elements that are connected by a network. We propose a power-aware streaming execution layer for network-on-chip architectures that addresses the energy constraints of embedded devices. Our proof-of-concept implementation targets the Intel SCC processor, which connects 48 cores via a network-on- chip. We motivate our design decisions and describe the status of our implementation.
Item Type | Book Section |
---|---|
Additional information | Nilesh Karavadara, Simon Folie, Michael Zolda, Vu Thien Nga Nguyen, Raimund Kirner, 'A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip'. Paper presented at the Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14), Dresden, Germany, 24-28 March 2014. |
Date Deposited | 15 May 2025 16:36 |
Last Modified | 30 May 2025 23:14 |
Share this file
Downloads