A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip

Karavadara, Nilesh, Folie, Simon, Zolda, Michael, Nguyen, Vu Thien Nga and Kirner, Raimund (2014) A Power-Aware Framework for Executing Streaming Programs on Networks-on-Chip. In: Int'l Workshop on Performance, Power and Predictability of Many-Core Embedded Systems (3PMCES'14) :. UNSPECIFIED, DEU.
Copy

Software developers are discovering that practices which have successfully served single-core platforms for decades do no longer work for multi-cores. Stream processing is a parallel execution model that is well-suited for architectures with multiple computational elements that are connected by a network. We propose a power-aware streaming execution layer for network-on-chip architectures that addresses the energy constraints of embedded devices. Our proof-of-concept implementation targets the Intel SCC processor, which connects 48 cores via a network-on- chip. We motivate our design decisions and describe the status of our implementation.


picture_as_pdf
rr_2014_p124_3PMCES14_scc_power_aware.pdf
Available under Creative Commons: BY 4.0

View Download

Atom BibTeX OpenURL ContextObject in Span OpenURL ContextObject Dublin Core MPEG-21 DIDL EndNote HTML Citation METS MODS RIOXX2 XML Reference Manager Refer ASCII Citation
Export

Downloads