Reducing the Branch Power Cost In Embedded Processors Through Static Scheduling, Profiling and SuperBlock Formation
Hicks, M., Egan, C., Christianson, B. and Quick, P.
(2006)
Reducing the Branch Power Cost In Embedded Processors Through Static Scheduling, Profiling and SuperBlock Formation.
In:
Procs of the 11th Asia-Pacific Computer Systems Architecture Conference (ACSA'06) :.
UNSPECIFIED, CHN.
Dynamic branch predictor logic alone accounts for approximately 10% of total processor power dissipation. Recent research indicates that the power cost of a large dynamic branch predictor is offset by the power savings created by its increased accuracy. We describe a method of reducing dynamic predictor power dissipation without degrading prediction accuracy by using a combination of local delay region scheduling and run time profiling of branches. Feedback into the static code is achieved with hint bits and avoids the need for dynamic prediction for some individual branches. This method requires only minimal hardware modifications and coexists with a dynamic predictor.
Item Type | Book Section |
---|---|
Date Deposited | 15 May 2025 16:22 |
Last Modified | 30 May 2025 23:10 |
Explore Further
-
picture_as_pdf - 901116.pdf
-
subject - Submitted Version
Share this file
Downloads