In-ADC, Rank-Order Filter for Digital Pixel Sensors
This paper presents a new implementation of the rank-order filter, which is established on a parallel-operated array of single-slope (SS) analog-to-digital converters (ADCs). The SS ADCs use an “on-the-ramp processing” technique, i.e., filtration is performed along with analog-to-digital conversion, so the final states of the converters represent a filtered image. A proof-of-concept 64 × 64 array of SS ADCs, integrated with MOS photogates, was fabricated using a standard 180 nm CMOS process. The measurement results demonstrate the full functionality of the novel filter concept, with image acquisition in both single-sampling and correlated-double-sampling (CDS) modes (CDS is digitally performed using ADCs). The experimental, massively parallel rank-order filter can process 650 frames per second with a power consumption of 4.81 mW.
Item Type | Article |
---|---|
Additional information | © 2023 The Author(s). Licensee MDPI, Basel, Switzerland. This is an open access article distributed under the terms of the Creative Commons Attribution License (CC BY), https://creativecommons.org/licenses/by/4.0/ |
Keywords | cmos image sensor, energy efficient rank-order filter, focal-plane processing, global shutter, pixel-level processing, single-slope analog-to-digital converter, vision chip |
Date Deposited | 15 May 2025 15:23 |
Last Modified | 31 May 2025 00:41 |
-
picture_as_pdf - electronics-2721863.docx.pdf
-
subject - Submitted Version
-
lock - Restricted to Repository staff only